# 数字与模拟转换2

程晨闻 东南大学电气工程学院

# > 内容回顾

- 数字/模拟转换器DAC 的工作原理
  - 译码特点
  - · 倒T型网络DAC
  - 电阻串结构DAC
  - DAC指标(转换精度,分辨率,线性度,偏移,转换时间,毛刺,温度系数...)
- 模拟/数字转换器ADC的工作原理
  - 采样,保持,量化,编码
  - · 计数器式,逐次逼近式,双积分式,并行式,Delta-Sigma...
  - ADC指标(分辨率,转换速度,精度,量化误差,偏移误差, 满刻度误差,线性度...)



- 〉内容概要
  - TM4C1294的ADC模块及其使用方法

### TM4C的ADC

### ➤ TM4C的ADC模块

- 有两个12位逐次逼近型ADC,ADC0和ADC1
- 两个ADC共享20路模拟信号和一个片内温度传感器信号
- 每个ADC的最高采样频率为2Msps,采样一次需要至少16个ADC时钟,12个采样周期+4个保持周期
- 以<mark>采样序列</mark>为单位进行采样,有<mark>四个</mark>可编程采样序列,每个序列的 结果都有**FIFO**
- 序列采样完成后可以产生中断

Figure 15-1. Implementation of Two ADC Blocks



### > ADC模块的基本结构



- 1. 在系统设置模块中,使能ADC模块的时钟
- 2. 使能使用到的ADC引脚所在的GPIO模块的时钟
- 3. 将GPIO的引脚配置为模拟输入
- 4. 设置ADC模块的采样速率
- 5. 配置采样序列
- 6. 使能并配置中断
- 7. 开始采样
- 8. 编写中断服务函数,读取数据



1. 在系统设置模块中,使能ADC模块的时钟SysCtlPeripheralEnable(SYSCTL\_PERIPH\_ADC0);

Analog-to-Digital Converter Run Mode Clock Gating Control (RCGCADC) Base 0x400F.E000 Offset 0x638 Type RW, reset 0x0000.0000 Bit/Field Name Reset Description Type 31:2 reserved RO Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. RW ADC Module 1 Run Mode Clock Gating Control Value Description ADC module 1 is disabled. Enable and provide a clock to ADC module 1 in Run mode. #define SYSCTL RCGCBASE 0x400fe600 #define SYSCTL PERIPH ADCO 0xf0003800 // ADC 0

```
define SYSCTL_RCGCBASE 0x400T
define SYSCTL_PERIPH_ADC0 0xf000
void
```



### - 2. 使能使用到的ADC引脚所在的GPIO模块的时钟

• ADC输入引脚与GPIO引脚的对应关系为 Table 15-1. ADC Signals (128TQFP)

| Pin Name | Pin Number | Pin Mux / Pin<br>Assignment | Pin Type | Buffer Type | Description                                                                                                                                                                                                                                                                                                                  |
|----------|------------|-----------------------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AIN0     | 12         | PE3                         | I        | Analog      | Analog-to-digital converter input 0.                                                                                                                                                                                                                                                                                         |
| AIN1     | 13         | PE2                         | I        | Analog      | Analog-to-digital converter input 1.                                                                                                                                                                                                                                                                                         |
| AIN2     | 14         | PE1                         | I        | Analog      | Analog-to-digital converter input 2.                                                                                                                                                                                                                                                                                         |
| AIN3     | 15         | PE0                         | I        | Analog      | Analog-to-digital converter input 3.                                                                                                                                                                                                                                                                                         |
| AIN4     | 128        | PD7                         | I        | Analog      | Analog-to-digital converter input 4.                                                                                                                                                                                                                                                                                         |
| AIN5     | 127        | PD6                         | I        | Analog      | Analog-to-digital converter input 5.                                                                                                                                                                                                                                                                                         |
| AIN6     | 126        | PD5                         | I        | Analog      | Analog-to-digital converter input 6.                                                                                                                                                                                                                                                                                         |
| AIN7     | 125        | PD4                         | I        | Analog      | Analog-to-digital converter input 7.                                                                                                                                                                                                                                                                                         |
| AIN8     | 124        | PE5                         | I        | Analog      | Analog-to-digital converter input 8.                                                                                                                                                                                                                                                                                         |
| AIN9     | 123        | PE4                         | I        | Analog      | Analog-to-digital converter input 9.                                                                                                                                                                                                                                                                                         |
| AIN10    | 121        | PB4                         | I        | Analog      | Analog-to-digital converter input 10.                                                                                                                                                                                                                                                                                        |
| AIN11    | 120        | PB5                         | I        | Analog      | Analog-to-digital converter input 11.                                                                                                                                                                                                                                                                                        |
| AIN12    | 4          | PD3                         | I        | Analog      | Analog-to-digital converter input 12.                                                                                                                                                                                                                                                                                        |
| AIN13    | 3          | PD2                         | I        | Analog      | Analog-to-digital converter input 13.                                                                                                                                                                                                                                                                                        |
| AIN14    | 2          | PD1                         | I        | Analog      | Analog-to-digital converter input 14.                                                                                                                                                                                                                                                                                        |
| AIN15    | 1          | PD0                         | I        | Analog      | Analog-to-digital converter input 15.                                                                                                                                                                                                                                                                                        |
| AIN16    | 18         | PK0                         | I        | Analog      | Analog-to-digital converter input 16.                                                                                                                                                                                                                                                                                        |
| AIN17    | 19         | PK1                         | I        | Analog      | Analog-to-digital converter input 17.                                                                                                                                                                                                                                                                                        |
| AIN18    | 20         | PK2                         | I        | Analog      | Analog-to-digital converter input 18.                                                                                                                                                                                                                                                                                        |
| AIN19    | 21         | PK3                         | I        | Analog      | Analog-to-digital converter input 19.                                                                                                                                                                                                                                                                                        |
| VREFA+   | 9          | fixed                       | -        | Analog      | A reference voltage used to specify the voltage a which the ADC converts to a maximum value. Thi pin is used in conjunction with GNDA. The voltage that is applied to VREFA+ is the voltage with which an AINn signal is converted to 4095. The VREFA voltage is limited to the range specified in Table 27-44 on page 1861. |

- 2. 使能使用到的ADC引脚所在的GPIO模块的时钟
  - ADC输入引脚与GPIO引脚的对应关系为

SysCtlPeripheralEnable(SYSCTL\_PERIPH\_GPIOE);

- 3. 将GPIO的引脚配置为模拟输入



- 3. 将GPIO的引脚配置为模拟输入 GPIOPinTypeADC(GPIO PORTE BASE, GPIO PIN 0);

```
void
GPIOPinTypeADC(uint32_t ui32Port, uint8_t ui8Pins)
{
    // Check the arguments.
    ASSERT( GPIOBaseValid(ui32Port));
    // Make the pin(s) be inputs.
    GPIODirModeSet(ui32Port, ui8Pins, GPIO DIR MODE IN);
    // Set the pad(s) for analog operation.
    GPIOPadConfigSet(ui32Port, ui8Pins, GPIO STRENGTH 2MA,
                     GPIO PIN TYPE ANALOG);
```

### - 3. 将GPIO的引脚配置为模拟输入

#### 14.2.3.18 GPIOPadConfigSet

Sets the pad configuration for the specified pin(s).

#### Prototype:

#### Parameters:

ui32Port is the base address of the GPIO port.
ui8Pins is the bit-packed representation of the pin(s).
ui32Strength specifies the output drive strength.
ui32PinType specifies the pin type.

The parameter *ui32PinType* can be one of the following values:

- GPIO PIN TYPE STD
- GPIO\_PIN\_TYPE\_STD\_WPU
- GPIO\_PIN\_TYPE\_STD\_WPD
- GPIO\_PIN\_TYPE\_OD
- **GPIO PIN TYPE ANALOG**
- GPIO\_PIN\_TYPE\_WAKE\_HIGH
- GPIO\_PIN\_TYPE\_WAKE\_LOW

where GPIO\_PIN\_TYPE\_STD\* specifies a push-pull pin, GPIO\_PIN\_TYPE\_OD\* specifies an open-drain pin, \*\_WPU specifies a weak pull-up, \*\_WPD specifies a weak pull-down, and GPIO\_PIN\_TYPE\_ANALOG specifies an analog input.

The **GPIO\_PIN\_TYPE\_WAKE\_\*** settings specify the pin to be used as a hibernation wake source. The pin sense level can be high or low. These settings are only available on some Tiva devices.



#### - 3. 将GPIO的引脚配置为模拟输入

Register 21: GPIO Analog Mode Select (GPIOAMSEL). offset 0x528

GPIO Analog Mode Select (GPIOAMSEL) GPIO Port A (AHB) base: 0x4005.8000 GPIO Port B (AHB) base: 0x4005.9000 GPIO Port C (AHB) base: 0x4005.A000 GPIO Port D (AHB) base: 0x4005.B000 GPIO Port E (AHB) base: 0x4005.C000 GPIO Port F (AHB) base: 0x4005.D000 GPIO Port G (AHB) base: 0x4005.E000 GPIO Port H (AHB) base: 0x4005.F000 GPIO Port J (AHB) base: 0x4006.0000 GPIO Port K (AHB) base: 0x4006.1000 GPIO Port L (AHB) base: 0x4006.2000 GPIO Port M (AHB) base: 0x4006.3000 GPIO Port N (AHB) base: 0x4006.4000 GPIO Port P (AHB) base: 0x4006.5000 GPIO Port Q (AHB) base: 0x4006.6000 Offset 0x528 Type RW, reset 0x0000.0000



| Divrieiu | Name     | туре | Reset     | Description                                                                                                                                                                                   |
|----------|----------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8     | reserved | RO   | 0x0000.00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. |
|          |          |      |           |                                                                                                                                                                                               |

### GPIO Analog Mode Select Value Description

- The analog function of the pin is disabled, the isolation is enabled, and the pin is capable of digital functions as specified by the other GPIO configuration registers.
- The analog function of the pin is enabled, the isolation is disabled, and the pin is capable of analog functions.

Note: This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad.

The reset state of this register is 0 for all signals.



**GPIOAMSEL** 

### ADC模块的基本结构

SCHOOL OF ELECTRICAL ENGINEERING, SEU



- 4. 设置ADC模块的采样速率

有两个寄存器影响ADC的采样速率

ADC Clock Configuration (ADCCC)寄存器



CLKDIV域: PLL VCO的分频系数

CS域:时钟源选择

PLL VCO Clock Divisor

Value Description

0x0 /1 0x1 /2

0x2 /3

0xN / (N + 1)

Value Description VCO只有两个选项: 480MHz或者320MHz

0x0 PLL VCO divided by CLKDIV.

0x1 Alternate clock source as defined by **ALTCLKCFG** register

in System Control Module.

0x2 MOSC

0x2 - 0xF Reserved

ui32SysClock = SysCtlClockFreqSet((SYSCTL\_XTAL\_25MHZ)

SYSCTL\_OSC\_MAIN |

SYSCTL\_USE\_PLL |

SYSCTL\_CFG\_VCO\_480), 120000000);



- 4. 设置ADC模块的采样速率

有两个寄存器影响ADC的采样速率

ADC Clock Configuration (ADCCC)寄存器

CLKDIV域: PLL VCO的分频系数

PLL VCO Clock Divisor

Value Description

0x0 /1

0x1 /2

0x2 /3

0xN / (N + 1)

CS域: 时钟源选择

Value Description VCO只有两个选项: 480MHz或者320MHz

0x0 PLL VCO divided by CLKDIV.

0x1 Alternate clock source as defined by ALTCLKCFG register

in System Control Module.

0x2 MOSC

0x2 - 0xF Reserved



### - 4. 设置ADC模块的采样速率

有两个寄存器影响ADC的采样速率

ADC Peripheral Configuration (ADCPC)寄存器



用于在两次采样之间,插入一定的时间,降低采样速率。

#### MCR域:

0x07: 全速模式,两次采样之间不插入时间

0x05: 半速模式, 两次采样之间插入16个ADC时钟周期

0x03: 1/4速模式,两次采样之间插入48个ADC时钟周期

0x01: 1/8速模式, 两次采样之间插入112个ADC时钟周期



#### - 4. 设置ADC模块的采样速率

使用TivaWare提供的ADCClockConfigSet函数,设置ADC的采样速率

由于两个ADC共享ADC时钟,所以第一个参数只能是ADC0\_BASE

ADCClockConfigSet函数的第二个参数用于设置ADCCC寄存器的CS域和ADCPC寄存器的MCR域

ADCCC寄存器的CS域可选的参数为: #define ADC\_CLOCK\_SRC\_PLL 0x00000000 ADC\_CLOCK\_SRC\_PLL - The main PLL output.

**ADC\_CLOCK\_SRC\_PIOSC -** The internal PIOSC at 16 MHz.

ADC\_CLOCK\_SRC\_ALTCLK - The output of the ALTCLK in the system ADC CLOCK SRC MOSC - The external MOSC .

ADCPC寄存器的MCR域可选的参数为: #define ADC\_CLOCK\_RATE\_FULL 0x00000070 ADC\_CLOCK\_RATE\_FULL - All samples.

ADC\_CLOCK\_RATE\_HALF - Every other sample.

ADC\_CLOCK\_RATE\_QUARTER - Every fourth sample.

ADC\_CLOCK\_RATE\_EIGHTH - Every eitghth sample.



18/49

- 4. 设置ADC模块的采样速率

ADC时钟初始化函数为:

ADCClockConfigSet(ADC0\_BASE, ADC\_CLOCK\_SRC\_PLL | ADC\_CLOCK\_RATE\_FULL, 24);

那么ADC时钟为: 480MHz/24=20MHz。 最高采样速率为20MHz/16=1.25Msps。

- 4. 设置ADC模块的采样速率

如果要设置ADC的最高采样频率为2Msps, ADC时钟初始化函数应该怎样写?

ADC时钟初始化函数为:

ADCClockConfigSet(ADC0\_BASE, ADC\_CLOCK\_SRC\_PLL | ADC\_CLOCK\_RATE\_FULL, 15);



- 5. 配置采样序列
  - 5.1 选择并设置ADC的采样序列

ADC模块有四个采样序列

| Sequencer | Number of Samples | Depth of FIFO |  |  |  |  |
|-----------|-------------------|---------------|--|--|--|--|
| SS3       | 1                 | 1             |  |  |  |  |
| SS2       | 4                 | 4             |  |  |  |  |
| SS1       | 4                 | 4             |  |  |  |  |
| SS0       | 8                 | 8             |  |  |  |  |

ADC Active Sample Sequencer (ADCACTSS)寄存器用于控制四个采样序列的使能



ASENO: SSO的使能位:

ASEN1: SS1的使能位:

ASEN2: SS2的使能位:

ASEN3: SS3的使能位:



- 5. 配置采样序列
  - 5.1 使用TivaWare库提供的函数,配置采样序列

TivaWare提供了ADCSequenceEnable函数,来设置ADCACTSS寄存器,使能采样序列

```
void
ADCSequenceEnable(uint32_t ui32Base, uint32_t ui32SequenceNum)
{
    // Check the arguments.
    ASSERT((ui32Base == ADC0 BASE) | (ui32Base == ADC1 BASE));
    ASSERT(ui32SequenceNum < 4);
    // Enable the specified sequence.
    HWREG(ui32Base + ADC O ACTSS) |= 1 << ui32SequenceNum;
```

ADCSequenceEnable(ADC0\_BASE, 0); //使能ADC0模块的SS0采样序列



- 5. 配置采样序列
  - 5.1 选择并设置ADC的采样序列

ADC模块有四个采样序列

| Sequencer | Number of Samples | Depth of FIFO |
|-----------|-------------------|---------------|
| SS3       | 1                 | 1             |
| SS2       | 4                 | 4             |
| SS1       | 4                 | 4             |
| SS0       | 8                 | 8             |

由ADC Sample Sequencer Priority (ADCSSPRI) ADC采样序列优先级寄存器决定采样序列的优先级



- 域SSO到SS3分别配置采样序列SSO到SS3的优先级
- 数值越低, 优先级越高
- 默认情况下, SSO的优先级最高



- 5. 配置采样序列
  - 5.2 选择采样序列中需要转换的通道,并设置采样属性

由ADC Sample Sequence Input Multiplexer Select 0(ADCSSMUX0)ADC采样序列复选寄存器决定要转换的通道



每四位控制一个AD转换的采样通道,值可以使0-15。假设MUXn的值为m

如果ADCSSEMUX0.EMUXn为0: MUXn表示相应的AINm通道

如果ADCSSEMUX0.EMUXn为1: MUXn表示相应的AIN(m+16)通道

|       | 31 | 30       | 29 | 28    | 27 | 26       | 25 | 24    | 23 | 22       | 21 | 20    | 19 | 18       | 17 | 16    |
|-------|----|----------|----|-------|----|----------|----|-------|----|----------|----|-------|----|----------|----|-------|
|       |    | reserved |    | EMUX7 |    | reserved |    | EMUX6 |    | reserved |    | EMUX5 |    | reserved |    | EMUX4 |
| Туре  | RO | RO       | RO | RW    |
| Reset | 0  | 0        | 0  | 0     | 0  | 0        | 0  | 0     | 0  | 0        | 0  | 0     | 0  | 0        | 0  | 0     |
|       | 15 | 14       | 13 | 12    | 11 | 10       | 9  | 8     | 7  | 6        | 5  | 4     | 3  | 2        | 1  | 0     |
|       |    | reserved |    | EMUX3 |    | reserved |    | EMUX2 |    | reserved |    | EMUX1 |    | reserved |    | EMUX0 |
| Туре  | RO | RO       | RO | RW    |
| Reset | 0  | 0        | 0  | 0     | 0  | 0        | 0  | 0     | 0  | 0        | 0  | 0     | 0  | 0        | 0  | 0     |
| 1     |    |          |    |       |    |          |    |       |    | <b></b>  | -  |       |    |          |    |       |



- 5. 配置采样序列
  - 5.2 选择采样序列中需要转换的通道,并设置采样属性

一个采样序列中,一共要进行多少次采样,由ADC Sample Sequence Control 0 (ADCSSCTL0) ADC采样序列控制寄存器决定

|       | 31  | 30  | 29   | 28 | 27  | 26  | 25   | 24 | 23  | 22  | 21   | 20 | 19  | 18  | 17   | 16 |   |
|-------|-----|-----|------|----|-----|-----|------|----|-----|-----|------|----|-----|-----|------|----|---|
|       | TS7 | IE7 | END7 | D7 | TS6 | IE6 | END6 | D6 | TS5 | IE5 | END5 | D5 | TS4 | IE4 | END4 | D4 |   |
| Type  | RW  | RW  | RW   | RW |   |
| Reset | 0   | 0   | 0    | 0  | 0   | 0   | 0    | 0  | 0   | 0   | 0    | 0  | 0   | 0   | 0    | 0  |   |
|       |     |     |      |    |     |     |      |    |     |     |      |    |     |     |      |    | ٦ |
|       | 15  | 14  | 13   | 12 | 11  | 10  | 9    | 8  | 7   | 6   | 5    | 4  | 3   | 2   | 1    | 0  |   |
|       | TS3 | IE3 | END3 | D3 | TS2 | IE2 | END2 | D2 | TS1 | IE1 | END1 | D1 | TS0 | IE0 | END0 | D0 |   |
| Туре  | RW  | RW  | RW   | RW |   |
| Reset | 0   | 0   | 0    | 0  | 0   | 0   | 0    | 0  | 0   | 0   | 0    | 0  | 0   | 0   | 0    | 0  |   |
|       |     |     |      |    |     |     |      |    |     |     |      |    |     |     |      |    |   |

ADCSSCTL0寄存器中,每4位为1组,决定了一个采样通道的属性,一组中的4个位有不用的含义:

- TSn:表示第n次采样为片内**温度采样**
- IEn: 表示此次采样完成后**触发序列中断**
- ENDn: 本次采样为序列中的**最后一次**采样
- Dn: 本次采样为**差分采样**,采样通道为2i和2i+1



- 5. 配置采样序列
  - 5.2 选择采样序列中需要转换的通道,并设置采样属性

一个采样序列中,一共要进行多少次采样,由ADC Sample Sequence Control 0 (ADCSSCTL0) ADC采样序列控制寄存器决定

单端采样: 转换结果为单个采样通道的值





- If VIN = 0, 转换结果= 0x000
- If VIN = 0.5\*(VREFP VREFN), 转换结果= 0x800
- If VIN = VREFP, 转换结果= 0xFFF



- 5. 配置采样序列
  - 5.2 选择采样序列中需要转换的通道,并设置采样属性

一个采样序列中,一共要进行多少次采样,由ADC Sample Sequence Control 0 (ADCSSCTL0) ADC采样序列控制寄存器决定

差分采样: 转换结果为两个采样通道(2i和2i+1)的差



- If VIND = 0, 转换结果= 0x800
- If VIND > 0, 转换结果> 0x800 (range is 0x800-0xFFF)
- If VIND < 0, 转换结果< 0x800 (range is 0-0x800)



### - 5. 配置采样序列

#### 5.2 选择采样序列中需要转换的通道,并设置采样属性

一个采样序列中,一共要进行多少次采样,由ADC Sample Sequence Control 0 (ADCSSCTL0) ADC采样序列控制寄存器决定

#### 温度采样:



TEMP = 147.5 - ((75 \* (VREFP - VREFN) × ADCCODE) / 4096) VREFP默认3.3V, VREFN默认0V。



- 5. 配置采样序列
  - 5.2 选择采样序列中需要转换的通道,并设置采样属性

ADC Sample Sequence 0 Sample and Hold Time (ADCSSTSH0)寄存器,用于设置每次采样的保持时间:



| TSHn Encoding    | N <sub>SH</sub> |
|------------------|-----------------|
| 0x0              | 4               |
| 0x1              | reserved        |
| 0x2              | 8               |
| 0x3              | reserved        |
| 0x4              | 16              |
| 0x5              | reserved        |
| 0x6              | 32              |
| 0x7              | reserved        |
| 0x8              | 64              |
| 0x9              | reserved        |
| 0xA              | 128             |
| 0xB              | reserved        |
| 0xC              | 256             |
| 0xD-0xF<br>29/49 | reserved        |



東南大學電氣工程學門

默认为4个ADC时

钟周期

- 5. 配置采样序列
  - 5.3 选择采样序列开始转换的条件(触发条件)

ADC Event Multiplexer Select (ADCEMUX) ADC事件选择寄存器用于设置四个采样序列 的触发条件:



EMn域由4位组成,不同的值代表不同的触发条件:

0x00: 由 ADCPSSI. SSn软件手动触发

0x01: 触发条件由ACCTL0配置

0x02: 触发条件由ACCTL1配置

0x03: 触发条件由ACCTL2配置

0x04: 由GPIO引脚触发,由GPIO模块

中断的GPIOADCCTL寄存器配置

0x05: 由定时器触发

0x06: 由PWM0中断触发

0x07: 由PWM1中断触发

0x08: 由PWM2中断触发

0x09: 由PWM3中断触发

0x0E: 不触发

0x0F: 连续触发

- 5. 配置采样序列
  - 5.3 选择采样序列开始转换的条件(触发条件)

ADC Processor Sample Sequence Initiate (**ADCPSSI**) ADC采样序列初始化寄存器,使用户可以用软件手动触发ADC的采样序列。



- 位SS0到SS3分别控制采样序列SS0到SS3的初始化
- 如果对SSn写1, 且SYNCWAIT为零, 采样序列初始化后立刻开始采样

- 5. 配置采样序列
  - 5.4 使用TivaWare库提供的函数,配置采样序列

TivaWare提供了ADCSequenceConfigure函数,设置采样序列的触发 条件和优先级

```
void ADCSequenceConfigure(uint32 t ui32Base, uint32 t ui32SequenceNum,
                     uint32 t ui32Trigger, uint32 t ui32Priority)
{
    uint32_t ui32Gen;
    // ...
    // Compute the shift for the bits that control this sample sequence.
    ui32SequenceNum *= 4;
    // Set the trigger event for this sample sequence.
    HWREG(ui32Base + ADC O EMUX) = ((HWREG(ui32Base + ADC O EMUX) &
                                      ~(0xf << ui32SequenceNum)) |
                                     ((ui32Trigger & 0xf) << ui32SequenceNum));</pre>
    // Set the priority for this sample sequence.
    HWREG(ui32Base + ADC O SSPRI) = ((HWREG(ui32Base + ADC O SSPRI) &
                                       ~(0xf << ui32SequenceNum)) |
                                      ((ui32Priority & 0x3) <<
                                       ui32SequenceNum));
    // Set the source PWM module for this sequence's PWM triggers.
```



32/49

- 5. 配置采样序列
  - 5.4 使用TivaWare库提供的函数,配置采样序列

TivaWare提供了ADCSequenceConfigure函数,设置采样序列的触发条件和优先级

void ADCSequenceConfigure (uint32\_t ui32Base, uint32\_t ui32SequenceNum, uint32\_t ui32Trigger, uint32\_t ui32Priority)

ui32Trigger为采样序列的触发方式,设置用于ADCEMUX寄存器,值可以为:

```
#define ADC TRIGGER PROCESSOR
                                0x00000000
                                             // Processor event
#define ADC TRIGGER COMP0
                                0x00000001
                                             // Analog comparator 0 event
#define ADC TRIGGER COMP1
                                             // Analog comparator 1 event
                                0x00000002
#define ADC TRIGGER COMP2
                                             // Analog comparator 2 event
                                0x00000003
#define ADC TRIGGER EXTERNAL
                                             // External event
                                0x00000004
#define ADC TRIGGER TIMER
                                0x00000005
                                             // Timer event
#define ADC TRIGGER PWM0
                                0x00000006
                                             // PWM0 event
#define ADC TRIGGER PWM1
                                0x00000007
                                             // PWM1 event
#define ADC TRIGGER PWM2
                                                PWM2 event
                                800000008
#define ADC TRIGGER PWM3
                                0x00000009
                                             // PWM3 event
#define ADC TRIGGER NEVER
                                0x0000000E
                                             // Never Trigger
#define ADC TRIGGER ALWAYS
                                             // Always event
                                0x0000000F
#define ADC TRIGGER PWM MOD0
                                             // PWM triggers from PWM0
                                0x00000000
                                             // PWM triggers from PWM1
#define ADC TRIGGER PWM MOD1
                                0x00000010
```

 ui32Priority 为优先级,用于设置ADCSSPRI寄存器,值可以为0, 1, 2, 3, 值越小,优先级越高東南大學電氣工程學院

 33/49
 南京 四牌楼2号 http://ee.seu.edu.cn

- ➤ TM4C1294的ADC模块的使用方法
  - 5. 配置采样序列
    - 5.4 使用TivaWare库提供的函数,配置采样序列

TivaWare提供了ADCSequenceConfigure函数,设置采样序列的触发条件和优先级

ADCSequenceConfigure(ADC0\_BASE, 0,ADC\_TRIGGER\_PROCESSOR, 0);

设置ADC0模块的SS0采样序列为软件手动触发,优先级为最高



#### - 5. 配置采样序列

#### 5.4 使用TivaWare库提供的函数,配置采样序列

TivaWare提供了ADCSequenceStepConfigure函数,用于设置采样序列中的采样通 道的属性

```
void
ADCSequenceStepConfigure(uint32 t ui32Base, uint32 t ui32SequenceNum,
                         uint32 t ui32Step, uint32 t ui32Config)
{
    // ...
    ui32Base += ADC SEQ + (ADC SEQ STEP * ui32SequenceNum);
    // Compute the shift for the bits that control this step.
    ui32Step *= 4;
    // Set the analog mux value for this step.
    HWREG(ui32Base + ADC SSMUX) = ((HWREG(ui32Base + ADC SSMUX) &
                                    ~(0x0000000f << ui32Step)) |
                                   ((ui32Config & 0x0f) << ui32Step));
    // Set the upper bits of the analog mux value for this step.
    HWREG(ui32Base + ADC SSEMUX) = ((HWREG(ui32Base + ADC SSEMUX) &
                                     ~(0x0000000f << ui32Step)) |
                                    (((ui32Config & 0xf00) >> 8) << ui32Step));
    // Set the control value for this step.
    HWREG(ui32Base + ADC SSCTL) = ((HWREG(ui32Base + ADC SSCTL) &
                                    ~(0x0000000f << ui32Step)) |
                                   (((ui32Config & 0xf0) >> 4) << ui32Step));
    // Set the sample and hold time for this step.
    HWREG(ui32Base + ADC SSTSH) = ((HWREG(ui32Base + ADC SSTSH) &
                                    ~(0x0000000f << ui32Step))
                                (((ui32Config & 0xf00000) >> 20) << ui32Step));
```

- 5. 配置采样序列
  - 5.4 使用TivaWare库提供的函数,配置采样序列

TivaWare提供了ADCSequenceStepConfigure函数,用于设置采样序列中的采样通道的属性

void ADCSequenceStepConfigure (uint32\_t ui32Base, uint32\_t ui32SequenceNum, uint32\_t ui32Step, uint32\_t ui32Config)

ui32Base为ADC模块的基地址

ui32SequenceNum为采样序列号,值可以为0, 1, 2, 3, 用于计算该采样序列对应的ADC\_SSMUX、ADC\_SSEMUX、ADC\_SSCTL和ADC\_SSTSH等寄存器的地址ui32Step: 采样序列中的第几次采样,对于SS0,这个参数的值可以使0-7。用于计算设置ADC\_SSMUX、ADC\_SSEMUX、ADC\_SSCTL和ADC\_SSTSH等寄存器时,需要左移多少位



36/49

- 5. 配置采样序列
  - 5.4 使用TivaWare库提供的函数,配置采样序列

TivaWare提供了ADCSequenceStepConfigure函数,用于设置采样序列中的采样通道的属性

void ADCSequenceStepConfigure (uint32\_t ui32Base, uint32\_t ui32SequenceNum, uint32\_t ui32Step, uint32\_t ui32Config)

```
ui32Config:本次采样的采样通道号,及采样属性、保持时间。
采样通道号可选的值为ADC CTL CHO 到ADC CTL CH23,用于设置ADC SSMUX和
ADC SSEMUX寄存器
采样属性的选项有: ADC_CTL_TS,ADC_CTL_IE,ADC_CTL_END,ADC_CTL_D, 用于设置
ADC SSCTL寄存器
#define ADC CTL TS
                   0x00000080 // Temperature sensor select
#define ADC CTL IE
                    0x00000040 // Interrupt enable
#define ADC CTL END
                     0x00000020 // Sequence end select
#define ADC CTL D
                    0x00000010 // Differential select
保持时间用于设置ADC_SSTSH,其选项有:
#define ADC_CTL_SHOLD_4
                       0x00000000 // Sample and hold 4 ADC clocks
                       0x00200000 // Sample and hold 8 ADC clocks
#define ADC CTL SHOLD 8
#define ADC_CTL_SHOLD_256 0x00C00000 // Sample and hold 256 ADC clocks
将这些选项<mark>按位或</mark>后,赋值给ui32Config
```



- **5.** 配置采样序列 5.4 使用TivaWare库提供的函数,配置采样序列

TivaWare提供了ADCSequenceStepConfigure函数,用于设置采样序列中的采样通道的属性

ADCSequenceStepConfigure(ADC0\_BASE, 0, 0, ADC\_CTL\_TS); //SS0序列第0个转换的通道为内部温度传感器的输出电压

ADCSequenceStepConfigure(ADC0\_BASE, 0, 5,

ADC\_CTL\_CH3|ADC\_CTL\_IE|ADC\_CTL\_END);

//SS0序列第5个转换的通道为AIN3引脚的电压,本次转换完成后,触发SS0序列的中断,本次转换为SS0采样序列的最后一次转换。

- 6. 使能并配置中断
  - 6.1 在PIE中使能ADC0模块的SS0序列的中断

ADC0模块的SS0到SS3采样序列,都可以单独向中断管理器发出中断请求

IntEnable(INT\_ADCOSSO);

- 6. 使能并配置中断
  - 6.2 注册中断服务函数

TivaWare提供了ADCIntRegister注册ADC模块指定采样序列的中断服务函数

void ADCIntRegister (uint32\_t ui32Base, uint32\_t ui32SequenceNum, void (pfnHandler)(void))

ui32Base为ADC模块的基地址; ui32SequenceNum为采样序列号,值可以为0, 1, 2, 3 pfnHandler 为中断服务函数地址

ADCIntRegister(ADC0\_BASE,0 , adc0\_ss0\_isr );



- 6. 使能并配置中断
  - 6.3 使能ADC模块中用到的采样序列(SS0)的中断

ADC模块的ADC Interrupt Mask (ADCIM)寄存器的低四位,控制四个采样序列的中断使能:



TivaWare提供了ADCIntEnable函数,通过操作ADCIM寄存器,开启采样序列的中断,其定义为:

#### void

```
ADCIntEnable(uint32_t ui32Base, uint32_t ui32SequenceNum)
{
// Clear any outstanding interrupts on this sample sequence.
    HWREG(ui32Base + ADC_0_ISC) = 1 << ui32SequenceNum;
// Enable this sample sequence interrupt.
    HWREG(ui32Base + ADC_0_IM) |= 1 << ui32SequenceNum;
}</pre>
```



ADCIntEnable(ADC0\_BASE,0);

- 6. 使能并配置中断
  - 6.4 清除ADC模块中用到的采样序列(SS0)的中断

ADC Interrupt Status and Clear (**ADCISC**) ADC中断状态及清除寄存器,可以查看**ADC**模块中断的状态。并清除中断



TivaWare提供了ADCIntClear函数,通过操作ADCISC寄存器,清除ADC模块中指定采样序列的中断标志,其定义为:

```
void
ADCIntClear(uint32_t ui32Base, uint32_t ui32SequenceNum)
{
    // Clear the interrupt.
HWREG(ui32Base + ADC_O_ISC) = 1 << ui32SequenceNum;
}</pre>
```



#### - 7. 开始采样

ADC Processor Sample Sequence Initiate (**ADCPSSI**) ADC采样序列初始化寄存器,可以让用户手动触发ADC模块中指定的采样序列。



如果ADCEMUX寄存器被配置为软件手动触发,TivaWare提供了ADCProcessorTrigger函数,操作ADCPSSI寄存器,手动触发ADC采样



ADCProcessorTrigger(ADC0\_BASE, 0);

#### - 8. 编写中断服务函数,读取数据

ADC模块通过ADC Sample Sequence Result FIFO 0/1/2/3读取采样序列SS0/1/2/3的转换结果,通过读该寄存器,把转换结果从FIFIO中读出来



ADC模块提供了FIFO状态寄存器 ADC Sample Sequence FIFO 0/1/2/3 Status (ADCSSFSTATn) 查看结果FIFO的状态



EMPTY域表示FIFO为空, FULL域表示FIFO满



- 8. 编写中断服务函数,读取数据

TivaWare提供了ADCSequenceDataGet函数, 把FIFO中的转换结果读出来

```
int32 t
ADCSequenceDataGet(uint32_t ui32Base, uint32_t ui32SequenceNum,
                   uint32 t *pui32Buffer)
{
    uint32 t ui32Count;
    // Check the arguments.
   ASSERT((ui32Base == ADC0 BASE) || (ui32Base == ADC1 BASE));
   ASSERT(ui32SequenceNum < 4);
    // Get the offset of the sequence to be read.
    ui32Base += ADC SEQ + (ADC SEQ STEP * ui32SequenceNum);
    // Read samples from the FIFO until it is empty.
    ui32Count = 0:
    while(!(HWREG(ui32Base + ADC SSFSTAT) & ADC SSFSTAT0 EMPTY) &&
          (ui32Count < 8))
                                  #define ADC SSFSTAT0 EMPTY 0x00000100 // FIFO Empty
       // Read the FIFO and copy it to the destination.
        *pui32Buffer++ = HWREG(ui32Base + ADC SSFIFO);
        // Increment the count of samples read.
        ui32Count++;
    return(ui32Count);
```

该函数连续读取FIFO,把所有转换结果都取出来,直到FIFO为空为止。



- 8. 编写中断服务函数,读取数据

TivaWare提供了ADCSequenceDataGet函数,把FIFO中的转换结果读出来

```
uint32_t ui32ACCValues[8];
```

ADCSequenceDataGet(ADC0\_BASE, 0, ui32ACCValues);

```
SysCtlPeripheralEnable(SYSCTL_PERIPH_ADC0);
SysCtlPeripheralEnable(SYSCTL_PERIPH_GPIOE);
GPIOPinTypeADC(GPIO_PORTE_BASE, GPIO_PIN_0);
ADCClockConfigSet(ADC0_BASE, ADC_CLOCK_SRC_PLL
ADC CLOCK RATE FULL, 24);
ADCSequenceConfigure(ADC0_BASE, 0, ADC_TRIGGER_PROCESSOR, 0);
ADCSequenceStepConfigure(ADC0 BASE, 0, 0, ADC CTL TS);
ADCSequenceStepConfigure(ADC0_BASE, 0, 1, ADC_CTL_TS);
ADCSequenceStepConfigure(ADC0_BASE, 0, 2, ADC_CTL_TS);
ADCSequenceStepConfigure(ADC0_BASE, 0, 3, ADC_CTL_TS);
ADCSequenceStepConfigure(ADC0_BASE, 0, 4, ADC_CTL_CH3);
ADCSequenceStepConfigure(ADC0_BASE, 0, 5,
ADC_CTL_CH3 | ADC_CTL_IE | ADC_CTL_END);
IntEnable(INT_ADC0SS0);
ADCIntEnable(ADC0_BASE,0);
ADCSequenceEnable(ADC0_BASE, 0);
ADCIntClear(ADC0 BASE, 0);
```



東南大學電氣工程學院

## ▶ 读取ADC数据

```
uint32_t ui32ACCValues[8];

void adc0_ss0_isr(void){
ADCIntClear(ADC0_BASE, 0);
ADCSequenceDataGet(ADC0_BASE, 0, ui32ACCValues);
}
```

# 谢谢!